Method vrsra_n_s8
vrsra_n_s8(v64, v64, Int32)
Signed Rounding Shift Right and Accumulate (immediate). This instruction reads each vector element in the source SIMD&FP register, right shifts each result by an immediate value, and accumulates the final results with the vector elements of the destination SIMD&FP register. All the values in this instruction are signed integer values. The results are rounded. For truncated results, see SSRA.Depending on the settings in the CPACR_EL1, CPTR_EL2, and CPTR_EL3 registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped.
Equivalent instruction: SRSRA Vd.8B,Vn.8B,#n
Declaration
public static v64 vrsra_n_s8(v64 a0, v64 a1, int a2)
Parameters
| Type | Name | Description | 
|---|---|---|
| v64 | a0 | 64-bit vector a0  | 
| v64 | a1 | 64-bit vector a1  | 
| Int32 | a2 | Int32 a2  | 
Returns
| Type | Description | 
|---|---|
| v64 | 64-bit vector  |