Method vhaddq_u32
vhaddq_u32(v128, v128)
Unsigned Halving Add. This instruction adds corresponding unsigned integer values from the two source SIMD&FP registers, shifts each result right one bit, places the results into a vector, and writes the vector to the destination SIMD&FP register.The results are truncated. For rounded results, see URHADD.Depending on the settings in the CPACR_EL1, CPTR_EL2, and CPTR_EL3 registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped.
Equivalent instruction: UHADD Vd.4S,Vn.4S,Vm.4S
Declaration
public static v128 vhaddq_u32(v128 a0, v128 a1)
Parameters
| Type | Name | Description | 
|---|---|---|
| v128 | a0 | 128-bit vector a0  | 
| v128 | a1 | 128-bit vector a1  | 
Returns
| Type | Description | 
|---|---|
| v128 | 128-bit vector  |