Method vrsrad_n_s64
vrsrad_n_s64(long, long, int)
Signed Rounding Shift Right and Accumulate (immediate). This instruction reads each vector element in the source SIMD&FP register, right shifts each result by an immediate value, and accumulates the final results with the vector elements of the destination SIMD&FP register. All the values in this instruction are signed integer values. The results are rounded. For truncated results, see SSRA.Depending on the settings in the CPACR_EL1, CPTR_EL2, and CPTR_EL3 registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped.
Equivalent instruction: SRSRA Dd,Dn,#n
Declaration
public static long vrsrad_n_s64(long a0, long a1, int a2)
Parameters
Type | Name | Description |
---|---|---|
long | a0 | Int64 a0 |
long | a1 | Int64 a1 |
int | a2 | Int32 a2 |
Returns
Type | Description |
---|---|
long | Int64 |