Method vrsra_n_u16
vrsra_n_u16(v64, v64, int)
Unsigned Rounding Shift Right and Accumulate (immediate). This instruction reads each vector element in the source SIMD&FP register, right shifts each result by an immediate value, and accumulates the final results with the vector elements of the destination SIMD&FP register. All the values in this instruction are unsigned integer values. The results are rounded. For truncated results, see USRA.Depending on the settings in the CPACR_EL1, CPTR_EL2, and CPTR_EL3 registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped.
Equivalent instruction: URSRA Vd.4H,Vn.4H,#n
Declaration
public static v64 vrsra_n_u16(v64 a0, v64 a1, int a2)
Parameters
Type | Name | Description |
---|---|---|
v64 | a0 | 64-bit vector a0 |
v64 | a1 | 64-bit vector a1 |
int | a2 | Int32 a2 |
Returns
Type | Description |
---|---|
v64 | 64-bit vector |