docs.unity3d.com
Search Results for

    Show / Hide Table of Contents

    Method vqrdmlshq_lane_s32

    vqrdmlshq_lane_s32(v128, v128, v64, int)

    Signed Saturating Rounding Doubling Multiply Subtract returning High Half (by element). This instruction multiplies the vector elements of the first source SIMD&FP register with the value of a vector element of the second source SIMD&FP register without saturating the multiply results, doubles the results, and subtracts the most significant half of the final results from the vector elements of the destination SIMD&FP register. The results are rounded.If any of the results overflow, they are saturated. The cumulative saturation bit, FPSR.QC, is set if saturation occurs.Depending on the settings in the CPACR_EL1, CPTR_EL2, and CPTR_EL3 registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped.
    Equivalent instruction: SQRDMLSH Vd.4S,Vn.4S,Vm.S[lane]

    Declaration
    public static v128 vqrdmlshq_lane_s32(v128 a0, v128 a1, v64 a2, int a3)
    Parameters
    Type Name Description
    v128 a0

    128-bit vector a0

    v128 a1

    128-bit vector a1

    v64 a2

    64-bit vector a2

    int a3

    Lane index to a2. Must be an immediate in the range of [0..1]

    Returns
    Type Description
    v128

    128-bit vector

    In This Article
    Back to top
    Copyright © 2025 Unity Technologies — Trademarks and terms of use
    • Legal
    • Privacy Policy
    • Cookie Policy
    • Do Not Sell or Share My Personal Information
    • Your Privacy Choices (Cookie Settings)