Method vcltzd_f64
vcltzd_f64(Double)
Floating-point Compare Less than zero (vector). This instruction reads each floating-point value in the source SIMD&FP register and if the value is less than zero sets every bit of the corresponding vector element in the destination SIMD&FP register to one, otherwise sets every bit of the corresponding vector element in the destination SIMD&FP register to zero.This instruction can generate a floating-point exception. Depending on the settings in FPCR, the exception results in either a flag being set in FPSR, or a synchronous exception being generated. For more information, see Floating-point exception traps.Depending on the settings in the CPACR_EL1, CPTR_EL2, and CPTR_EL3 registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped.
Equivalent instruction: FCMLT Dd,Dn,#0
Declaration
public static UInt64 vcltzd_f64(Double a0)
Parameters
Type | Name | Description |
---|---|---|
Double | a0 | Double a0 |
Returns
Type | Description |
---|---|
UInt64 | UInt64 |